Transient-induced latchup in CMOS integrated circuits

"Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the...

Full description

Saved in:
Bibliographic Details
Author / Creator: Ker, Ming-Dou.
Other Authors / Creators:Hsu, Sheng-Fu.
Format: Electronic eBook
Language:English
Imprint: Singapore ; Hoboken, NJ : Wiley ; [Piscataway, NJ] : IEEE Press, c2009.
Subjects:
Online Access:Available in ProQuest Ebook Central - Academic Complete.
LEADER 03041cam a22003493a 4500
001 ebs658412e
003 EBZ
006 m o d ||||||
007 cr|unu||||||||
008 081027s2009 si a ob 001 0 eng
020 |z 9780470824078 
020 |a 9780470824085 (online) 
020 |a 9780470824092 (online) 
020 |a 9781282382183 (online) 
035 |a (OCoLC)ocn264669592 
035 |a (EBZ)ebs658412e 
040 |a DLC   |d EBZ 
042 |a msc 
050 0 0 |a TK7871.99.M44  |b K47 2009 
100 1 |a Ker, Ming-Dou. 
245 1 0 |a Transient-induced latchup in CMOS integrated circuits  |h [electronic resource] /  |c Ming-Dou Ker and Sheng-Fu Hsu. 
260 |a Singapore ;  |a Hoboken, NJ :  |b Wiley ;  |a [Piscataway, NJ] :  |b IEEE Press,  |c c2009. 
504 |a Includes bibliographical references and index. 
505 0 |a Physical Mechanism of TLU under the System-Level ESD Test -- Component-Level Measurement for TLU under System-Level ESD Considerations -- TLU Dependency on Power-Pin Damping Frequency and Damping Factor in CMOS Integrated Circuits -- TLU in CMOS ICs in the Electrical Fast Transient Test -- Methodology on Extracting Compact Layout Rules for Latchup Prevention -- Special Layout Issues for Latchup Prevention -- TLU Prevention in Power-Rail ESD Clamp Circuits -- Appendix A: Practical Application Extractions of Latchup Design Rules in a 0.18-mm 1.8 V/3.3V Silicided CMOS Process. 
520 |a "Transient-Induced Latchup in CMOS Integrated Circuits equips the practicing engineer with all the tools needed to address this regularly occurring problem while becoming more proficient at IC layout. Ker and Hsu introduce the phenomenon and basic physical mechanism of latchup, explaining the critical issues that have resurfaced for CMOS technologies. Once readers can gain an understanding of the standard practices for TLU, Ker and Hsu discuss the physical mechanism of TLU under a system-level ESD test, while introducing an efficient component-level TLU measurement setup. The authors then present experimental methodologies to extract safe and area-efficient compact layout rules for latchup prevention, including layout rules for I/O cells, internal circuits, and between I/O and internal circuits. The book concludes with an appendix giving a practical example of extracting layout rules and guidelines for latchup prevention in a 0.18-micrometer 1.8V/3.3V silicided CMOS process." -- Publisher's description. 
650 0 |a Metal oxide semiconductors, Complementary  |x Defects. 
650 0 |a Metal oxide semiconductors, Complementary  |x Reliability. 
650 0 |a Transients (Electricity) 
700 1 |a Hsu, Sheng-Fu. 
773 0 |t ProQuest Ebook Central - Academic Complete   |d ProQuest Info & Learning Co 
776 1 |t Transient-induced latchup in CMOS integrated circuits /  |w (OCoLC)ocn264669592  |w (DLC)2008045600 
856 4 0 |3 Full text available  |z Available in ProQuest Ebook Central - Academic Complete.  |u https://ezproxy.wellesley.edu/login?url=https://ebookcentral.proquest.com/lib/well/detail.action?docID=479860